

# Università di Pisa

# **Computer Engineering**

# **SAD Image Calculation**

Electronics and Communications Systems Project

Gaia Anastasi

Academic Year 2021/2022

# **Contents**

| 11111 | roduction                                                 | 3                                                                                                                                                                                                                                                                                                    |
|-------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1   | Similarity estimation                                     | 3                                                                                                                                                                                                                                                                                                    |
|       | 1.1.1 Manhattan distance                                  | 3                                                                                                                                                                                                                                                                                                    |
| 1.2   | Application usage                                         | 3                                                                                                                                                                                                                                                                                                    |
| Arc   | hitecture                                                 | 4                                                                                                                                                                                                                                                                                                    |
| 2.1   | Subtractor                                                | 4                                                                                                                                                                                                                                                                                                    |
| 2.2   | Padding                                                   | 5                                                                                                                                                                                                                                                                                                    |
| 2.3   | Counter                                                   | 5                                                                                                                                                                                                                                                                                                    |
|       | 2.3.1 SAD Counter                                         | 5                                                                                                                                                                                                                                                                                                    |
|       | 2.3.2 Pixel Counter                                       | 5                                                                                                                                                                                                                                                                                                    |
| VH    | DL Implementation                                         | 6                                                                                                                                                                                                                                                                                                    |
| 3.1   | SAD                                                       | 6                                                                                                                                                                                                                                                                                                    |
| Test  | t plan                                                    | 8                                                                                                                                                                                                                                                                                                    |
| 4.1   | •                                                         | 8                                                                                                                                                                                                                                                                                                    |
| _     | -                                                         | 8                                                                                                                                                                                                                                                                                                    |
|       |                                                           | 9                                                                                                                                                                                                                                                                                                    |
|       | 4.1.3 Test 3                                              | 10                                                                                                                                                                                                                                                                                                   |
| Syn   | thesis                                                    | 12                                                                                                                                                                                                                                                                                                   |
| 5.1   | Synthesis                                                 | 12                                                                                                                                                                                                                                                                                                   |
| 5.2   |                                                           | 12                                                                                                                                                                                                                                                                                                   |
| 5.3   | Errors and warnings                                       | 14                                                                                                                                                                                                                                                                                                   |
| Con   | aclusion                                                  | 15                                                                                                                                                                                                                                                                                                   |
| Ref   | erences                                                   | 16                                                                                                                                                                                                                                                                                                   |
|       | 1.2 Arc. 2.1 2.2 2.3 VHI 3.1 Test 4.1 Syn 5.1 5.2 5.3 Con | 1.1.1 Manhattan distance  1.2 Application usage  Architecture  2.1 Subtractor  2.2 Padding  2.3 Counter  2.3.1 SAD Counter  2.3.2 Pixel Counter  VHDL Implementation  3.1 SAD  Test plan  4.1 Complete Test  4.1.1 Test 1  4.1.2 Test 2  4.1.3 Test 3   Synthesis  5.1 Synthesis  5.2 Implementation |

#### 1 Introduction

The aim of this work is to design a digital circuit to implement the sum of absolute differences (SAD), which is a measure of the similarity between image blocks, monochromatic images in digital image processing.

## 1.1 Similarity estimation

SAD calculates the similarity taking into consideration the absolute difference between pixels of two monochromatic images, pixels by pixels. These differences are summed to create a simple metric of block similarity, the **L1 norm** of the difference image or **Manhattan distance** between two image blocks.

#### 1.1.1 Manhattan distance

A taxicab geometry or a *Manhattan geometry* is a geometry in which the distance between two points is the sum of the absolute differences of their Cartesian coordinates. In two dimensions, the distance between two points  $(x_1, y_1), (x_2, y_2)$  is:

$$d = |x_1 - x_2| + |y_1 - y_2| \tag{1}$$

This method is also known as Manhattan geometry because it alludes to the grid layout of most streets on the island of Manhattan, where a taxi's shortest path is the total of the absolute values of the lengths it traverses on avenues and streets to go from a place to another.

## 1.2 Application usage

SAD may be used for a variety of purposes, such as *object recognition*, *generation of disparity maps for stereo images*, and *motion estimation for video compression*. The latter one is the major use case of SAD. It consists in determining motion vectors that describe the transformation from one 2D image to another, usually from adjacent frames in a video sequence.

## 2 Architecture

In this section the general architecture of the system will be discussed.



Figure 1: System architecture

#### 2.1 Subtractor

Subtraction can be seen as a sum with the second addend reversed in sign and input carry equals to 1 so the subtractor structure is implemented as a *Ripple Carry Adder* which takes two inputs: the minuend and the subtrahend of the subtraction, and an input carry.



Figure 2: Subtractor architecture

### 2.2 Padding

The padding is introduced to expand the inputs of the **SAD** counter on *out-Bits* bits in order to avoid computations overflows.

#### 2.3 Counter

The counter architecture is the following:



Figure 3: Counter architecture

The counter is implemented as a *Ripple Carry Adder* followed by a *D Flip-Flop* with an asynchronous reset active low and with an enable. Counter is used twice in the circuit: **SAD counter** and **Pixel counter** 

#### 2.3.1 SAD Counter

The SAD counter is used to compute the SAD output value. It takes as an input a value on *outBits* bits, the padded absolute difference between the two pixels, and it returns as output the sum of the provided input with the value previously computed and now stored in the *D Flip-Flop*. If valid is high, the computation is over and the final results is in *SAD*.

#### 2.3.2 Pixel Counter

The Pixel Counter is used to count the number of pixels processed and to determine when to set the **valid** signal. It takes always 1 as an input and it sums it to the previous computed result.

## 3 VHDL Implementation

In the following chapter only the main sections of architecture will be presented, but for futher details, it is possible to check the contents of *src* directory.

#### 3.1 **SAD**

The system implementation could be checked in *sad.vhd* file. This module connects all the system components.

```
entity sad is
1
        generic (
2
                                           --total pixels (2<sup>^</sup>
            nPixel
                          positive := 5;
3
               nPixel)
                          positive := 8;
                                             --bits in each
            nBits
4
               pixel
            outBits:
                          positive := 16
                                               --bits for the
5
               output
6
        );
        port (
7
8
            pixel_A
                          : in std_logic_vector(nBits-1
               downto o);
                          : in std_logic_vector(nBits-1
            pixel_B
9
               downto o);
            clk
                          : in std_logic;
10
                          : in std_logic;
11
            rst
            enable
                          : in std_logic;
12
                            out std_logic_vector(outBits-1
            sad
13
               downto o);
            valid
                          : out std_logic;
14
                          : in std_logic
            new_comp
15
        );
16
17
18
19
  end sad;
20
```

It was used a generic stucture in order to make easier some future modifications on the system. The system works in the following way: it takes as input 2 pixels: **pixel\_A** and **pixel\_B**, and it performs an absolute difference between these two. The result of this computation is then expanded, in order to avoid overflow, and then summed to the sum of the absolutes differences computed during the previous stages or with 0 if the pixels are the

first ones of a new computation. When all the pixels have been processed the final results is returned on the **sad** signal and **valid** signal is raised to let the user know that the computation is over. The valid signal remains up for a cycle clock, then it is reset. An user can require the elaboration of more than a couple of images. For each new elaboration it is required to raise the **new\_comp** signal to let the system know that a new elaboration is starting. When **new\_comp** signal is raised the *DFF* inside the *SAD counter* and the *Pixel Counter* are both reset in order to start a new computation.



Figure 4: SAD architecture

## 4 Test plan

In order to verify the correctness of the system the following tests were performed:

- **Unit tests:** each submodules has a dedicated testbench in order to check the correctness of the single submodule.
- **Complete test:** The whole system is tested with a testbench in order to check that each components works well and the system do what is required.

## 4.1 Complete Test

In order to verify the correctness of the signal some tests were performed proving many different input combinations and special cases. For the following tests we have used these configuration:

```
constant nPixel
                        positive := 5;
                                         --total pixels 2
     nPixel
  constant nBits
                        positive := 8;
                                         --pixel bits
                    :
      constant outBits:
                                             -- output bits
                             positive := 16;
3
      constant CLK_PERIOD : time :=
4
      constant FINISH : positive := 2**(nPixel-1)+1;
5
```

In all the tests we have also output a *count* signal in order to show the **Pixel counter** value at each clock cycle.

#### 4.1.1 Test 1

In this particular test the input are kept still for the whole test and only one elaboration is performed. This test checks the behaviour of the system in the most simple case ever.

```
stimulus : process

begin

pixel_A_ext <= (others => '1');

pixel_B_ext <= "oooooooo1";

rst <= '1';

new_comp_ext <= '1';

wait until rising_edge(clk);</pre>
```



Figure 5: Test1 results on ModelSim

#### 4.1.2 Test 2

In this particular test the input are kept still again for the whole test but more elaborations are performed. After 2 consecutive elaborations the *enable* signal is set for a clock cycle and then another elaboration is performed.

```
stimulus : process
1
        begin
2
             pixel_A_ext <= (others => '1');
3
             pixel_B_ext <= "00000001";
4
             rst <= '1';
5
             new_comp_ext<= '1';</pre>
6
7
8
             wait until rising_edge(clk);
             new_comp_ext <= 'o';</pre>
9
10
             wait for FINISH * CLK_PERIOD;
11
             wait for 200 ns;
12
             new_comp_ext <= '1';</pre>
13
             wait until rising_edge(clk);
14
             new_comp_ext <= 'o';</pre>
15
             wait for FINISH * CLK_PERIOD;
16
             new_comp_ext <= '1';</pre>
17
             wait until rising_edge(clk);
18
             en < = 'o';
19
             new_comp_ext <= 'o';</pre>
20
             wait until rising_edge(clk);
21
             en < = '1';
22
```



Figure 6: Test1 results on ModelSim

The following image is a zoomed picture in order to see the results better, in particular, the attention is focused on the beginning of a new elaboration and the reset of enable signal.



Figure 7: Detailed view of the test results

#### 4.1.3 Test 3

The same test performed in the previous section is now performed varying the input at each clock cycle. The test is been generated usign a *Python* script. For further details check the **test3\_script.py** script in the *tb* directory.

```
for a in range (finish * NUM_TEST):
1
       if a \% finish == 0:
2
           out_file.write("
                                new\_comp\_ext <= '1'; \ n")
3
       else:
4
                                 new\_comp\_ext <= 'o'; \ n")
           out_file.write("
5
6
                            #random pixel
       pixelA = pixel()
7
       pixelB = pixel()
                            #random pixel
8
                            pixel_A_ext <= \"" + pixelA + "
       out_file.write("
9
          pixel_B_ext <= \" " + pixelB + "
       out_file.write("
10
```



Figure 8: Test3 results on ModelSim

The following image is a zoomed picture in order to see the results better



Figure 9: Detailed view of test3 results

## 5 Synthesis

In this chapter the results obtained creating the project with Xilinx Vivado are presented. The device selected as a working device is the **Zybo Zynq-7000(xc7z010clg400-1)**, the clock period is set to 8ns and a timing constraint is added.

## 5.1 Synthesis

After the synthesis is been performed this was the timing report returned:

| Setup                        |          | Hold                         |          | Pulse Width                              |          |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|
| Worst Negative Slack (WNS):  | 2,913 ns | Worst Hold Slack (WHS):      | 0,144 ns | Worst Pulse Width Slack (WPWS):          | 3,500 ns |
| Total Negative Slack (TNS):  | 0,000 ns | Total Hold Slack (THS):      | 0,000 ns | Total Pulse Width Negative Slack (TPWS): | 0,000 ns |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |
| Total Number of Endpoints:   | 29       | Total Number of Endpoints:   | 29       | Total Number of Endpoints:               | 46       |

Figure 10: Timing report after synthesis

Since the **Worst Negative Slack** is positive the timing constraint is met. The **maximum frequency** can be computes as follows:





Figure 11: Critical paths

## 5.2 Implementation

After performing implementation the following timing report was obtained:



Figure 12: Timing report after implementation

Since the **Worst Negative Slack** is positive again the timing constraint is met. The **maximum frequency** is computed as before:

$$f_{max} = \frac{1}{T_{clk} - WNS} = 197,7MHz \tag{3}$$



Figure 13: Critical paths

Below the *Resource utilization* and the *Power utilization* reports are shown:

| Name 1                            | Slice LUTs<br>(17600) | Slice Registers<br>(35200) | Slice<br>(4400) | LUT as Logic<br>(17600) | Bonded IOB<br>(100) | BUFGCTRL<br>(32) |
|-----------------------------------|-----------------------|----------------------------|-----------------|-------------------------|---------------------|------------------|
| ∨ N sad                           | 32                    | 45                         | 14              | 32                      | 42                  | 1                |
| ✓ ■ add (counter)                 | 9                     | 16                         | 5               | 9                       | 0                   | 0                |
| DFF (dff_n_parameterized2)        | 9                     | 16                         | 5               | 9                       | 0                   | 0                |
| Counter1 (counter_parameterized1) | 3                     | 5                          | 2               | 3                       | 0                   | 0                |
| DFF (dff_n_parameterized4)        | 3                     | 5                          | 2               | 3                       | 0                   | 0                |
| PA_register (dff_n)               | 13                    | 8                          | 7               | 13                      | 0                   | 0                |
| PB_register (dff_n_0)             | 2                     | 8                          | 4               | 2                       | 0                   | 0                |
| <b>I</b> sub (subtractor)         | 0                     | 0                          | 1               | 0                       | 0                   | 0                |
| ■ SUB_REG (dff_n_1)               | 6                     | 8                          | 7               | 6                       | 0                   | 0                |

Figure 14: Resource utilization



Figure 15: Power Utilization

## 5.3 Errors and warnings

During synthesis and implementation phases no relevant warnings or errors were raised other than those relating to non-assignment of I/O pins of the selected board.

## 6 Conclusion

In conclusion, the digital circuit implemented here is able to take 2 images composed by NxN pixels on 8 bits and to compute the *sum of absolute dif- ferences* raising the valid signal when the computation is over. It is also able to process more than a couple of images.

# 7 References

# References

- $\begin{tabular}{ll} [1] \it Sum\ of\ absolute\ differences: \\ https://en.wikipedia.org/wiki/Sum\_of\_absolute\_differences \\ \end{tabular}$
- [2] SIM/Uses/SAD: https://wiki.mozilla.org/SIMD/Uses/SAD